National Semiconductor

# LF353 Wide Bandwidth Dual JFET Input Operational Amplifier

### **General Description**

These devices are low cost, high speed, dual JFET input operational amplifiers with an internally trimmed input offset voltage (BI-FET II<sup>™</sup> technology). They require low supply current yet maintain a large gain bandwidth product and fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF353 is pin compatible with the standard LM1558 allowing designers to immediately upgrade the overall performance of existing LM1558 and LM358 designs.

These amplifiers may be used in applications such as high speed integrators, fast D/A converters, sample and hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The devices also exhibit low noise and offset voltage drift.

# Features

| Internally trimmed offset voltage                                                                  | 10 mV           |
|----------------------------------------------------------------------------------------------------|-----------------|
| Low input bias current                                                                             | 50pA            |
| Low input noise voltage                                                                            | 25 nV/√Hz       |
| Low input noise current                                                                            | 0.01 pA/√Hz     |
| Wide gain bandwidth                                                                                | 4 MHz           |
| High slew rate                                                                                     | 13 V/μs         |
| Low supply current                                                                                 | 3.6 mA          |
| <ul> <li>High input impedance</li> </ul>                                                           | $10^{12}\Omega$ |
| Low total harmonic distortion A <sub>V</sub> =10,<br>RL=10k, V <sub>O</sub> =20Vp-p, BW=20 Hz-20 k | <0.02%          |
| Low 1/f noise corner                                                                               | 50 Hz           |
| <ul> <li>Fast settling time to 0.01%</li> </ul>                                                    | 2 μs            |
|                                                                                                    | 2 μ5            |

#### **Typical Connection Connection Diagrams** Metal Can Package (Top View) 1/2 LF353 питрит VERTING DN-INVERTING NON-INVERTING INPUT Order Number LF353H **Simplified Schematic** See NS Package Number H08A 1/2 Dual Vcc C 1 Dual-In-Line Package (Top View) OUTPUT A INVERTING INPUT A ОИТРИТ В NON-INVERTING INPUT A INVERTING INPUT B NON-INVERTING v INTERNALLY TRIMMED Order Number LF353M or LF353N INTERNAL See NS Package Number M08A or N08E VFF C

TL/H/5649-1

LF353 Wide Bandwidth Dual JFET Input Operational Amplifier

February 1995

© 1995 National Semiconductor Corporation TL/H/5649

BI-FET II™ is a trademark of National Semiconductor Corporation

RRD-B30M115/Printed in U. S. A.

| Dual-In-Line Package                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------|
| Soldering (10 sec.) 260°C                                                                                            |
| Small Outline Package                                                                                                |
| Vapor Phase (60 sec.) 215°C<br>Infrared (15 sec.) 220°C                                                              |
|                                                                                                                      |
| See AN-450 "Surface Mounting Methods and Their Effect<br>on Product Reliability" for other methods of soldering sur- |
| face mount devices.                                                                                                  |
| ESD Tolerance (Note 7) 1700V                                                                                         |
| θ <sub>JA</sub> M Package TBD                                                                                        |
|                                                                                                                      |

### **DC Electrical Characteristics** (Note 4)

| Symbol                     | Parameter                          | Conditions                                                                     | LF353 |                  |          | Units    |
|----------------------------|------------------------------------|--------------------------------------------------------------------------------|-------|------------------|----------|----------|
|                            |                                    |                                                                                | Min   | Тур              | Max      |          |
| V <sub>OS</sub>            | Input Offset Voltage               | $R_S = 10k\Omega, T_A = 25^{\circ}C$<br>Over Temperature                       |       | 5                | 10<br>13 | mV<br>mV |
| $\Delta V_{OS} / \Delta T$ | Average TC of Input Offset Voltage | $R_S = 10 k\Omega$                                                             |       | 10               |          | μV/°C    |
| los                        | Input Offset Current               | T <sub>j</sub> =25°C, (Notes 4, 5)<br>T <sub>j</sub> ≤70°C                     |       | 25               | 100<br>4 | pA<br>nA |
| IB                         | Input Bias Current                 | $T_j = 25^{\circ}C$ , (Notes 4, 5)<br>$T_j \leq 70^{\circ}C$                   |       | 50               | 200<br>8 | pA<br>nA |
| R <sub>IN</sub>            | Input Resistance                   | T <sub>j</sub> =25°C                                                           |       | 10 <sup>12</sup> |          | Ω        |
| A <sub>VOL</sub>           | Large Signal Voltage Gain          | $V_{S} = \pm 15V, T_{A} = 25^{\circ}C$<br>$V_{O} = \pm 10V, R_{L} = 2 k\Omega$ | 25    | 100              |          | V/mV     |
|                            |                                    | Over Temperature                                                               | 15    |                  |          | V/mV     |
| Vo                         | Output Voltage Swing               | $V_{S} = \pm 15V, R_{L} = 10k\Omega$                                           | ±12   | ±13.5            |          | V V      |
| V <sub>CM</sub>            | Input Common-Mode Voltage<br>Range | $V_S = \pm 15V$                                                                | ±11   | + 15<br>- 12     |          | V<br>V   |
| CMRR                       | Common-Mode Rejection Ratio        | ${\sf R}_{\sf S}$ ≤ 10k $\Omega$                                               | 70    | 100              |          | dB       |
| PSRR                       | Supply Voltage Rejection Ratio     | (Note 6)                                                                       | 70    | 100              |          | dB       |
| Is                         | Supply Current                     |                                                                                |       | 3.6              | 6.5      | mA       |

## AC Electrical Characteristics (Note 4)

| Symbol         | Parameter                       | Conditions                                              | LF353 |      |     | Units  |
|----------------|---------------------------------|---------------------------------------------------------|-------|------|-----|--------|
|                |                                 |                                                         | Min   | Тур  | Max | Ginta  |
|                | Amplifier to Amplifier Coupling | T <sub>A</sub> =25°C, f=1 Hz-20 kHz<br>(Input Referred) |       | -120 |     | dB     |
| SR             | Slew Rate                       | $V_{S} = \pm 15V, T_{A} = 25^{\circ}C$                  | 8.0   | 13   |     | V/µs   |
| GBW            | Gain Bandwidth Product          | $V_S = \pm 15V$ , $T_A = 25^{\circ}C$                   | 2.7   | 4    |     | MHz    |
| e <sub>n</sub> | Equivalent Input Noise Voltage  | $T_A = 25^{\circ}C, R_S = 100\Omega, f = 1000 Hz$       |       | 16   |     | nV/√Hz |
| in             | Equivalent Input Noise Current  | T <sub>j</sub> =25°C, f=1000 Hz                         |       | 0.01 |     | pA/√Hz |

Note 1: For operating at elevated temperatures, the device must be derated based on a thermal resistance of 115°C/W typ junction to ambient for the N package, and 158°C/W typ junction to ambient for the H package.

Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

Note 3: The power dissipation limit, however, cannot be exceeded.

Note 4: These specifications apply for V\_S=  $\pm\,15V$  and 0°C $\leq$ T\_A $\leq\,+70$ °C. V\_OS, I\_B and I\_OS are measured at V\_CM=0.

Note 5: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature,  $T_j$ . Due to the limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation,  $P_D$ .  $T_j = T_A + \theta_{jA} P_D$  where  $\theta_{jA}$  is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

Note 6: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice.  $V_S = \pm 6V$  to  $\pm 15V$ .

Note 7: Human body model, 1.5 k $\Omega$  in series with 100 pF.







#### Application Hints (Continued)

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased by a zener reference which allows normal circuit operation on  $\pm 6V$  power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate.

The amplifiers will drive a 2 k $\Omega$  load resistance to  $\pm 10V$  over the full temperature range of 0°C to  $+70^\circ\text{C}$ . If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards

### **Detailed Schematic**

in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.













National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.