DS04-21330-1E # Single Serial Input PLL Frequency Synthesizer On-Chip 2.0GHz Prescaler # **MB15E05** #### ■ DESCRIPTION The Fujitsu MB15E05 is serial input Phase Locked Loop (PLL) frequency synthesizers with a 2.0 GHz prescaler. A 64/65 or a 128/129 can be selected for the prescaler that enables pulse swallow operation. The latest BiCMOS process technology is used, resultantly a supply current is limited as low as 6mA typ. This operates with a supply voltage of 3.0V (typ.). Furthermore, a super charger circuit is included to get a fast tuning as well as low noise performance. As a result of this, MB15E05 is ideally suitable for digital mobile communications, such as PCN (Personal Communication Network), PCS (Personal Communication Service), etc. #### **■ FEATURES** - High frequency operation: 2.0 GHz max - Low power supply voltage: Vcc = 2.7 to 3.6V. - Very Low power supply current : Icc = 6.0 mA typ. (Vcc = 3V) - Power saving function : I<sub>PS</sub> = 10 μA max. - Pulse swallow function: 64/65 or 128/129 - Serial input 14-bit programmable reference divider: R = 5 to 16,383 - Serial input 18-bit programmable divider consisting of: - Binary 7-bit swallow counter: 0 to 127 - Binary 11-bit programmable counter: 5 to 2,047 - Wide operating temperature: Ta = -40 to 85°C - Plastic 16-pin SSOP package (FPT-16P-M05) ## ■ PACKAGE 16-pin, Plastic SSOP (FPT-16P-M05) This device contains circuitry to protect the inputs against damage due to high static voltages or electroc fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. ## **■ PIN ASSIGNMENT** ## ■ PIN DESCRIPTIONS | Pin No. | Pin Name | I/O | Descriptions | |---------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OSCIN | I | Programmable reference divider input. Oscillator input. Connection for an crystal or a TCXO. TCXO should be connected with a coupling capacitor. | | 2 | ОSCоит | 0 | Oscillator output. Connection for an external crystal. | | 3 | VP | _ | Power supply voltage input for the charge pump. | | 4 | Vcc | _ | Power supply voltage input. | | 5 | Do | 0 | Charge pump output. Phase of the charge pump can be reversed by FC input. | | 6 | GND | _ | Ground. | | 7 | Xfin | I | Prescaler complementary input, and should be grounded via a capacitor. | | 8 | fin | I | Prescaler input. Connection with an external VCO should be done with AC coupling. | | 9 | Clock | I | Clock input for the 19-bit shift register. Data is shifted into the shift register on the rising edge of the clock. (Open is prohibited.) | | 10 | Data | I | Serial data input using binary code. The last bit of the data is a control bit. (Open is prohibited.) Control bit = "H"; Data is transmitted to the programmable reference counter. Control bit = "L"; Data is transmitted to the programmable counter. | | 11 | LE | I | Load enable signal input (Open is prohibited.) When LE is high, the data in the shift register is transferred to a latch, according to the control bit in the serial data. | | 12 | PS | I | Power saving control input. This pin should be set at "L" at Power-ON. (Open is prohibited.) PS = "H"; Normal mode PS = "L"; Power saving mode | | 13 | ZC | I | Forced high-impedance control for the charge pump (with internal pull up resistor.) ZC = "H"; Normal Do output. ZC = "L"; Do becomes high impedance. | | 14 | LD/fout | 0 | Lock detect signal output(LD)/ phase comparator monitoring output (fout). The output signal is selected by LDS bit in the serial data. LDS = "H"; outputs fout (fr/fp monitoring output) LDS = "L"; outputs LD ("H" at locking, "L" at unlocking.) | | 15 | φР | 0 | Phase comparator output for an external charge pump. | | 16 | φR | 0 | Phase comparator output for an external charge pump. | ## **■ BLOCK DIAGRAM 1** ## ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Rating | Unit | Remark | |----------------------|------------------|------------------|------|--------| | Power supply voltage | Vcc | -0.5 to +4.0 | V | | | Power supply voltage | VP | Vcc to +6.0 | V | | | Input voltage | Vı | −0.5 to Vcc +0.5 | V | | | Output voltage | Vo | −0.5 to Vcc +0.5 | V | | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | | Note: Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | | Value | Unit | Remark | | |-----------------------|----------|-----|-------|------|--------|------------| | r ai ailletei | Syllibol | Min | Тур | Max | Oilit | INGIIIAI K | | Power supply voltage | Vcc | 2.7 | 3.0 | 3.6 | V | | | Power supply voltage | VP | Vcc | _ | 6.0 | V | | | Input voltage | Vı | GND | _ | Vcc | V | | | Operating temperature | Та | -40 | _ | +85 | °C | | Notes: To protect against damage by electrostatic discharge, note the following handling precautions: - -Store and transport devices in conductive containers. - -Use properly grounded workstations, tools, and equipment. - -Turn off power before inserting or removing this device into or from a socket. - -Protect leads with conductive sheet, when transporting a board mounted device. ## **■ ELECTRICAL CHARACTERISTICS** | Danamata | _ | 0 | 0 1111 | | Value | | 1114 | | |-------------------------------|----------------------|------------------|------------------------------------------------------|---------|---------|---------|-------|--| | Paramete | r | Symbol | Condition | Min | Тур | Max | Unit | | | Power supply current*1 | | Icc | fin <sub>IF</sub> = 2000MHz,<br>fosc = 12MHz | _ | 6.0 | _ | mA | | | Power saving current*2 | | lps | Vcc current at<br>PS ="L" and<br>ZC = "H" | _ | _ | 10 | μΑ | | | Operating frequency | | fin | | 100 | _ | 2000 | MHz | | | Crystal oscillator opera | ting frequency | fosc | min. 500mVp-p | 3 | _ | 40 | MHz | | | Input sensitivity | fin | Vfinı⊧ | 50Ω termina-<br>tion (Refer to<br>the test circuit.) | -10 | _ | +2 | dBm | | | | OSCin | Vosc | | 500 | _ | Vcc | mVp–p | | | lanut valtae - | Data, | Vін | | Vccx0.7 | _ | _ | \/ | | | Input voltage | Clock,<br>LE, PS, ZC | VıL | | _ | _ | Vccx0.3 | V | | | | Data, | Іін | | -1.0 | _ | +1.0 | μΑ | | | Input current | Clock,<br>LE, PS | Iı∟ | | -1.0 | _ | +1.0 | | | | | ZC | Іін | | -1.0 | _ | +1.0 | | | | | | Iι∟ | Pull up input | -100 | _ | 0 | - μΑ | | | | OCCin | Іін | | 0 | _ | +100 | μΑ | | | | OSCin | I⊫ | | -100 | _ | 0 | | | | | φР | Vol | Open drain output | _ | _ | 0.4 | V | | | | φR, | Vон | | Vcc-0.4 | _ | _ | V | | | Output voltage | LD/fout | Vol | | _ | _ | 0.4 | , v | | | | Do | V <sub>DOH</sub> | | Vcc-0.4 | _ | _ | V | | | | D0 | V <sub>DOL</sub> | | _ | _ | 0.4 | V | | | High impedance cutoff current | Do | loff | | _ | _ | 1.1 | μΑ | | | | φР | Іоь | Open drain output | 1.0 | _ | _ | mA | | | | φR, | Іон | | _ | _ | -1.0 | mA | | | | LD/fou | Іоь | | 1.0 | _ | _ | 11174 | | | Output current | Do | Ідон | Vcc = 3.0V,<br>Vp = 5V,<br>Vрон = 4.0V | - | -10.0*2 | _ | - mA | | | | 50 | IDOL | Vcc = 3.0V,<br>Vp = 5V,<br>Vdol = 1.0V | _ | 10.0*2 | _ | IIIA | | <sup>\*1:</sup> Conditions; Vcc = 3.0V, Ta = 25°C, in locking state. <sup>\*2:</sup> Conditions ; Ta = 25°C ## **■ FUNCTION DESCRIPTIONS** #### **Pulse Swallow Function** The divide ratio can be calculated using the following equation: $f_{VCO} = [(M \times N) + A] \times f_{OSC} \div R \quad (A < N)$ fvco : Output frequency of external voltage controlled oscillator (VCO) N : Preset divide ratio of binary 11-bit programmable counter (5 to 2,047) A : Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ ) fosc : Output frequency of the reference frequency oscillator R : Preset divide ratio of binary 14-bit programmable reference counter (5 to 16,383) M : Preset divide ratio of modules prescaler (64 or 128) ## **Serial Data Input** Serial data is processed using the Data, Clock, and LE pins. Serial data controls the programmable reference divider and the programmable divider separately. Binary serial data is entered through the Data pin. One bit of data is shifted into the shift register on the rising edge of the clock. When the load enable pin is high, stored data is latched according to the control bit data as follows: Table.1 Control Bit | Control bit (CNT) Destination of serial data | | | | | | |----------------------------------------------|-------------------------------------------------------|--|--|--|--| | Н | 17 bit latch (for the programmable reference divider) | | | | | | L | 18 bit latch (for the programmable divider) | | | | | ## Shift Register Configuration 7 Table2. Binary 14-bit Programmable Reference Counter Data Setting | Divide<br>ratio<br>(R) | R<br>14 | R<br>13 | R<br>12 | R<br>11 | R<br>10 | R<br>9 | R<br>8 | R<br>7 | R<br>6 | R<br>5 | R<br>4 | R<br>3 | R<br>2 | R<br>1 | |------------------------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | · | | • | • | • | • | • | • | • | • | • | • | | | • | | 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: • Divide ratio less than 5 is prohibited. **Table.3 Binary 11-bit Programmable Counter Data Setting** | Divide<br>ratio<br>(N) | N<br>11 | N<br>10 | N<br>9 | N<br>8 | N<br>7 | <b>N</b><br>6 | N<br>5 | N<br>4 | N<br>3 | N<br>2 | N<br>1 | |------------------------|---------|---------|--------|--------|--------|---------------|--------|--------|--------|--------|--------| | 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | | | | | | | | | | | | 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: • Divide ratio less than 5 is prohibited. • Divide ratio (N) range = 5 to 2,047 Table.4 Binary 7-bit Swallow Counter Data Setting | Divide<br>ratio<br>(A) | A<br>7 | A<br>6 | A<br>5 | A<br>4 | A<br>3 | A 2 | A<br>1 | |------------------------|--------|--------|--------|--------|--------|-----|--------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: • Divide ratio (A) range = 0 to 127 Table. 5 Prescaler Data Setting | SW | Prescaler Divide ratio | |----|------------------------| | Н | 64/65 | | L | 128/129 | Table. 6 LD/fout Output Select Data Setting | LDS | LD/fout output signal | |-----|-----------------------| | Н | fout signal | | L | LD signal | ## Relation between the FC input and phase characteristics The FC bit changes the phase characteristics of the phase comparator. Both the internal charge pump output level (Do) and the phase comparator output ( $\phi$ R, $\phi$ P) are reversed according to the FC bit. Also, the monitor pin (fout) output is controlled by the FC bit. The relationship between the FC bit and each of Do, $\phi$ R, and $\phi$ P is shown below. Table. 7 FC Bit Data Setting (LDS = "H") | | | FC = | High | | FC = Low | | | | | |-------------|----|------|------|---------|----------|----|----|---------|--| | | Do | φR | φР | LD/fout | Do | φR | φР | LD/fout | | | $f_r > f_p$ | Н | L | L | (fr) | L | Н | Z* | (fp) | | | $f_r < f_p$ | L | Н | Z* | (fr) | Н | L | L | (fp) | | | $f_r = f_p$ | Z* | L | Z* | (fr) | Z* | L | Z* | (fp) | | \*: High impedance When designing a synthesizer, the FC pin setting depends on the VCO and LPF characteristics. ## **Power Saving Mode (Intermittent Mode Control Circuit)** Setting a PS pin to Low, the IC enters into power saving mode resultatly current sonsumption can be limited to 10µA (max.). Setting PS pin to High, power saving mode is released so that the IC works normally. In addition, the intermittent operation control circuit is included which helps smooth start up from the power saving mode. In general, the power consumption can be saved by the intermittent operation that powering down or waking up the synthesizer. Such case, if the PLL is powered up uncontrolled, the resulting phase comparator output signal is unpredictable due to an undefined phase relation between reference frequency (f<sub>r</sub>) and comparison frequency (f<sub>p</sub>) and may in the worst case take longer time for lock up of the loop. To prevent this, the intermittent operation control circuit enforces a limited error signal output of the phase detector during power up, thus keeping the loop locked. During the power saving mode, the corresponding section except for indispensable circuit for the power saving function stops working, then current consumption is reduced to 10µA per one PLL section. At that time, the Do and LD become the same state as when a loop is locking. That is, the Do becomes high impedance. A VCO control voltage is naturally kept at the locking voltage which defined by a LPF's time constant. As a result of this, VCO's frequency is kept at the locking frequency. - Note: While the power saving mode is executed, ZC pin should be set at "H" or open. If ZC is set at "L" during power saving mode, approximately 10 μA current flows. - PS pin must be set "L" at Power-ON. - The power saving mode can be released (PS : L ightarrow H) 1 $\mu$ s later after power supply remains stable. - During the power saving mode, it is possible to input the serial data. ### Table.8 PS Pin Setting | PS pin | Status | |--------|-------------------| | Н | Normal mode | | L | Power saving mode | ## Table.9 ZC Pin Setting | ZC pin | Do output | | |--------|----------------|--| | Н | Normal output | | | L | High impedance | | ## ■ SERIAL DATA INPUT TIMING On rising edge of the clock, one bit of the data is transferred into the shift register. | Parameter | Min. | Тур. | Max. | Unit | |-----------|------|------|------|------| | t1 | 20 | _ | - | ns | | t2 | 20 | _ | _ | ns | | t3 | 30 | _ | _ | ns | | t4 | 20 | _ | _ | ns | | Parameter | Min. | Тур. | Max. | Unit | |-----------|------|------|------|------| | t5 | 30 | ı | - | ns | | t6 | 100 | - | _ | ns | | t7 | 100 | _ | _ | ns | | | | | | | ## **■ PHASE COMPARATOR OUTPUT WAVEFORM** ## ■ TEST CIRCUIT (for Measuring Input Sensitivity fin/OSCin) ## **■ APPLICATION EXAMPLE** ## **■ TYPICAL CHARACTERISTICS** ## (Continued) ## **OSCin Input Impedance** \_\_\_0.03 μF ## **■ REFERENCE INFORMATION** fvco = 1835 MHzTypical plots measured with the Kv = 87 MHz/vtest circuit are shown below. **Test Circuit** Each plot shows lock up time, fr = 200 kHzphase noise and reference fosc = 13 MHz**OSCin** S.G leakage. LPF: LPF Do fin 15 k $\Omega$ -₩ $910 \Omega$ Spectrum VCO Analyzer 3000 pF 400 pF ## ■ ORDERING INFORMATION | Part number | Package | Remarks | |-------------|--------------------------------------|---------| | MB15E05PFV1 | 16-pin Plastic SSOP<br>(FPT-16P-M05) | | ## **■ PACKAGE DIMENSION** # **FUJITSU LIMITED** For further information please contact: #### Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-88, Japan Tel: (044) 754-3763 Fax: (044) 754-3329 #### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000 Fax: (408) 432-9044/9045 #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LIMITED #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220 #### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan. #### F9703 © FUJITSU LIMITED Printed in Japan