## ASSP

## Fractional-N <br> PLL Frequency Synthesizer

## MB15F83UL

## DESCRIPTION

The Fujitsu MB15F83UL is Fractional-N Phase Locked Loop (PLL) frequency synthesizer with fast lock up function.
The Fractional-N PLL operating up to 2000 MHz and the integer PLL operating up to 600 MHz are integrated on one chip.
The MB15F83UL is used, as charge pump which is well-balanced output current with 1.5 mA and 6 mA selectable by serial data, direct power save control and digital lock detector. In addition, the MB15F83UL adopts a new architecture to achieve fast lock.
The new package (Thin Bump Chip Carrier20) decreases a mount area of MB15F83UL more than 30\% comparing with the former B.C.C. 16 (for dual PLL, MB15F03SL) .

The MB15F83UL is ideally suited for wireless mobile communications, such as GSM.

## FEATURES

- High frequency operation
- Low power supply voltage
- Ultra Low power supply current
: RF synthesizer : 2000 MHz Max.
: IF synthesizer : 600 MHz Max.
: $\mathrm{Vcc}=2.7 \mathrm{~V}$ to 3.6 V
: $\mathrm{Icc}=5.8 \mathrm{~mA}$ Typ. $\left(\mathrm{Vcc}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{SW}=0\right.$ in IF and RF locking state)
(Continued)


## PACKAGES

20-pin, Plastic TSSOP
(FPT-20P-M06)
(LCC-20P-M05)

## MB15F83UL

## (Continued)

- Direct power saving function : Power supply current in power saving mode

$$
\text { Typ. } 0.1 \mu \mathrm{~A}\left(\mathrm{Vcc}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\right), \mathrm{Max.} 10 \mu \mathrm{~A}(\mathrm{Vcc}=\mathrm{Vp}=3.0 \mathrm{~V})
$$

- Fractional function : modulo 13 fixed (implemented in RF-PLL)
- Dual modulus prescaler : 2000 MHz prescaler ( $16 / 17$ fixed) /600 MHz prescaler (8/9 or 16/17)
- Serial input programmable reference divider : RF : 7 bit (3 to 127) /IF : 14 bit (3 to 16383)
- Serial input programmable divider consisting of :

RF section- Binary 4-bit swallow counter : 0 to 15

- Binary 10-bit programmable counter: 18 to 1,023
- Binary 4-bit fractional counter numerator : 0 to 15

IF section - Binary 4-bit swallow counter : 0 to 15

- Binary 11-bit programmable counter : 3 to 2,047
- On-chip phase comparator for fast lock and low noise
- Operating temperature : $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- Small package Bump Chip Carrier. 0 ( $3.4 \mathrm{~mm} \times 3.6 \mathrm{~mm} \times 0.6 \mathrm{~mm}$ )


## PIN ASSIGNMENTS



## ■ PIN DESCRIPTION

| Pin no. |  | Pin name | I/O | Descriptions |
| :---: | :---: | :---: | :---: | :---: |
| TSSOP | BCC |  |  |  |
| 1 | 19 | OSCIn | 1 | The programmable reference divider input pin. TCXO should be connected with an AC coupling capacitor. |
| 2 | 20 | GND | - | Ground pin for OSC input buffer and the shift register circuit. |
| 3 | 1 | finiF | 1 | Prescaler input pin for the IF-PLL. Connection to an external VCO should be AC coupling. |
| 4 | 2 | Xfinif | 1 | Prescaler complimentary input pin for the IF-PLL section. This pin should be grounded via a capacitor. |
| 5 | 3 | GNDIF | - | Ground pin for the IF-PLL section. |
| 6 | 4 | Vccil | - | Power supply voltage input pin for the IF-PLL section (except for the charge pump circuit), the shift register and the oscillator input buffer. When power is OFF, latched data of IF-PLL is lost. |
| 7 | 5 | PSIF | 1 | Power saving mode control signal pin for the IF-PLL section. This pin must be set at " $L$ " when the power supply is started up. (Open is prohibited.) $P S_{\text {IF }}=$ " H "; Normal mode $/ \mathrm{PS}$ IF = "L"; Power saving mode |
| 8 | 6 | VpiF | - | Power supply voltage input pin for the IF-PLL charge pump. |
| 9 | 7 | Doif | O | Charge pump output pin for the IF-PLL section. Phase characteristics of the phase detector can be reversed by FC-bit. |
| 10 | 8 | LD/fout | O | Look detect signal output (LD) /phase comparator monitoring output (fout) pins. The output signal is selected by an LDS bit in a serial data. <br> LDS bit = "H"; outputs fout signal / LDS bit = "L"; outputs LD signal |
| 11 | 9 | Dorf | O | Charge pump output pin for the RF-PLL section. Phase characteristics of the phase detector can be reversed by FC-bit. |
| 12 | 10 | Vprf | - | Power supply voltage input pin for the RF-PLL charge pump. |
| 13 | 11 | PSRF | 1 | Power saving mode control pin for the RF-PLL section. This pin must be set at "L" when the power supply is started up. (Open is prohibited.) <br> PSRF = "H"; Normal mode / PSRF = "L"; Power saving mode |
| 14 | 12 | V ccrf | - | Power supply voltage input pin for the RF-PLL section (except for the charge pump circuit) . |
| 15 | 13 | GNDrF | - | Ground pin for the RF-PLL section. |
| 16 | 14 | Xfinrf | 1 | Prescaler complimentary input pin for the RF-PLL section. This pin should be grounded via a capacitor. |
| 17 | 15 | $\mathrm{fin}_{\text {RF }}$ | 1 | Prescaler input pin for the RF-PLL. Connection to an external VCO should be AC coupling. |
| 18 | 16 | LE | 1 | Load enable signal input pin (with the schmitt trigger circuit.) On a rising edge of load enable, data in the shift register is transferred to the corresponding latch according to the control bit in a serial data. |
| 19 | 17 | Data | 1 | Serial data input pin (with the schmitt trigger circuit.) A data is transferred to the corresponding latch (IF-ref counter, IF-prog. counter, RF-ref. counter, RF-prog. counter) according to the control bit in a serial data. |
| 20 | 18 | Clock | 1 | Clock input pin for the 23-bit shift register (with the schmitt trigger circuit.) One bit data is shifted into the shift register on a rising edge of the clock. |

## MB15F83UL

## BLOCK DIAGRAM



## - ABSOLUTE MAXIMUM RATINGS

| Parameter |  | Symbol | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |
| Power supply voltage |  |  | Vcc | -0.5 | +4.0 | V |
|  |  | Vp | V cc | +4.0 | V |
| Input voltage |  | $V_{1}$ | -0.5 | V cc +0.5 | V |
| Output voltage | LD / fout | Vo | GND | Vcc | V |
|  | Do | Voo | GND | Vp | V |
| Storage temperature |  | Tstg | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

■ RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Value |  |  | Unit | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| Power supply voltage | V cc | 2.7 | 3.0 | 3.6 | V | $\mathrm{V}_{\text {cCrf }}=\mathrm{V}_{\text {cIIF }}$ |
|  | Vp | Vcc | 3.0 | 3.6 | V |  |
| Input voltage | V | GND | - | Vcc | V |  |
| Operating temperature | Ta | -40 | - | +85 | ${ }^{\circ} \mathrm{C}$ |  |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MB15F83UL

## ■ ELECTRICAL CHARACTERISTICS

$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter |  | Symbol | Condition | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. |  | Typ. | Max. |  |
| Power supply current |  |  | Iccif ${ }^{* 1}$ | $\begin{aligned} & \text { finif }=480 \mathrm{MHz}, \mathrm{SW}_{\mathrm{C}}=0 \\ & \mathrm{~V}_{\text {CIIF }}=\mathrm{VpiF}_{\mathrm{PIF}}=3.0 \mathrm{~V} \end{aligned}$ | 1.0 | 1.6 | 2.3 | mA |
|  |  | ICCRF* ${ }^{\text {* }}$ | $\begin{aligned} & \operatorname{fin}_{\text {RF }}=2000 \mathrm{MHz} \\ & \mathrm{~V}_{\text {CCRF }}=\mathrm{V}_{\text {PRF }}=3.0 \mathrm{~V} \end{aligned}$ | 2.8 | 4.2 | 5.8 | mA |
| Power saving current |  | IPsiF | PS = "L" | - | $0.1{ }^{\text {* }}$ | 10 | $\mu \mathrm{A}$ |
|  |  | IPsRF | PS = "L" | - | $0.1{ }^{\text {² }}$ | 10 | $\mu \mathrm{A}$ |
| Operating frequency | finlF $^{*} 3$ | $\mathrm{fin}_{1 / \mathrm{F}}$ | IF PLL | 100 | - | 600 | MHz |
|  | finfa $^{3}$ | $\mathrm{fin}_{\text {RF }}$ | RF PLL | 400 | - | 2000 | MHz |
|  | $\mathrm{OSC}_{\text {In }}$ | fosc | - | 3 | - | 40 | MHz |
| Input sensitivity | finif | Pfinif | IF PLL, $50 \Omega$ system | -15 | - | +2 | dBm |
|  | $\mathrm{fin}_{\text {RF }}$ | Pfingr | RF PLL, $50 \Omega$ system | -15 | - | +2 | dBm |
|  | OSCIn | Vosc | - | 0.5 | - | Vcc | Vp-p |
| "H" level input voltage | Data, Clock, LE | $\mathrm{V}_{\mathrm{H}}$ | Schmitt triger input | $\begin{gathered} \hline 0.7 \mathrm{~V}_{\mathrm{cc}} \\ +0.4 \end{gathered}$ | - | - | V |
| "L" level input voltage |  | VIL | Schmitt triger input | - | - | $\begin{gathered} \hline 0.3 \mathrm{~V}_{\mathrm{cc}} \\ -0.4 \end{gathered}$ |  |
| " H " level input voltage | $\begin{aligned} & \mathrm{PS}_{\mathrm{IF}} \\ & \mathrm{PS}_{\mathrm{RF}} \end{aligned}$ | $\mathrm{V}_{\mathrm{H}}$ | - | 0.7 Vcc | - | - | V |
| "L" level input voltage |  | VIL | - | - | - | 0.3 Vcc |  |
| "H" level input current | Data, <br> Clock, LE, PSIF, PSRF | $11{ }^{* 4}$ | - | -1.0 | - | +1.0 | $\mu \mathrm{A}$ |
| "L" level input current |  | $1 \mathrm{LL}{ }^{*}$ | - | -1.0 | - | +1.0 |  |
| "H" level input current | OSCin | І1н | - | 0 | - | +100 | $\mu \mathrm{A}$ |
| "L" level input current |  | $1{ }^{*}{ }^{*} 4$ | - | -100 | - | 0 |  |
| "H" level output voltage | $\begin{aligned} & \text { LD/ } \\ & \text { fout } \end{aligned}$ | Vон | $\mathrm{V} \mathrm{cc}=\mathrm{Vp}=3.0 \mathrm{~V}$, $\mathrm{loн}=-1 \mathrm{~mA}$ | $\mathrm{V} \mathrm{cc}-0.4$ | - | - | V |
| "L" level output voltage |  | VoL | $\mathrm{V} \mathrm{cc}=\mathrm{Vp}=3.0 \mathrm{~V}$, $\mathrm{loL}=1 \mathrm{~mA}$ | - | - | 0.4 |  |
| "H" level output voltage | Doif <br> Dorf | V DOH | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{Idoh}=-0.5 \mathrm{~mA}$ | $\mathrm{Vp}-0.4$ | - | - | V |
| "L" level output voltage |  | V ${ }_{\text {doL }}$ | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{IDoL}=0.5 \mathrm{~mA}$ | - | - | 0.4 |  |
| High impedance cutoff current | Doif Dorf | loff | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=\mathrm{Vp}=3.0 \mathrm{~V} \\ & \text { Voff }=0.5 \mathrm{~V} \text { to } \mathrm{Vp}-0.5 \mathrm{~V} \end{aligned}$ | - | - | 2.5 | nA |
| "H" level output current | LD/ | 10н ${ }^{*} 4$ | $\mathrm{V} \mathrm{cc}=\mathrm{Vp}=3.0 \mathrm{~V}$ | - | - | -1.0 | mA |
| "L" level output current |  | loL | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Vp}=3.0 \mathrm{~V}$ | 1.0 | - | - |  |

(Continued)
(Continued)
$\left(\mathrm{Vcc}=2.7 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}, \mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $\left.+85^{\circ} \mathrm{C}\right)$

| Parameter |  | Symbol | Condition |  |  | Value |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. |  |  | Typ. | Max. |  |
| " H " level output current | Doif Dorf |  | Іоон ${ }^{4} 4$ | $\begin{aligned} & V_{c \mathrm{c}}=\mathrm{Vp}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DOH}}=\mathrm{Vp} / 2 \\ & \mathrm{Ta}=+25^{\circ} \mathrm{C} \end{aligned}$ | CS bit $=$ " H " | -8.2 | -6.0 | -4.1 | mA |
|  |  | CS bit = "L" |  |  | -2.2 | -1.5 | -0.8 | mA |
| "L" level output current |  | Iool | $\begin{aligned} & V_{\text {cc }}=V p=3.0 \mathrm{~V} \\ & V_{\text {doL }}=V p / 2 \\ & T a=+25^{\circ} \mathrm{C} \end{aligned}$ | CS bit = " H " | 4.1 | 6.0 | 8.2 | mA |
|  |  |  |  | CS bit = "L" | 0.8 | 1.5 | 2.2 | mA |
| Charge pump current rate | IdoL/IDoн | Idomt ${ }^{\text {5 }}$ | $\mathrm{V}_{\mathrm{DO}}=\mathrm{Vp} / 2$ |  | - | 3 | - | \% |
|  | vs Voo | Idovo * | $0.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{oo}} \leq \mathrm{Vp}-0.5 \mathrm{~V}$ |  | - | 10 | - | \% |
|  | vs Ta | Idota ${ }^{\text {a }}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \leq \mathrm{Ta} \leq+85^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{DO}}=\mathrm{Vp} / 2 \end{aligned}$ |  | - | 5 | - | \% |

*1 : Conditions ; fosc $=13 \mathrm{MHz}, \mathrm{Ta}=+25^{\circ} \mathrm{C}$ in locking state.
*2 : $\mathrm{V}_{\text {CIIF }}=\mathrm{V}_{\text {pif }}=\mathrm{V}_{\text {CCRF }}=\mathrm{V}_{\text {prf }}=3.0 \mathrm{~V}$, fosc $=13 \mathrm{MHz}, \mathrm{Ta}=+25^{\circ} \mathrm{C}$, in power saving mode.
*3 : AC coupling. 1000 pF capacitor is connected.
*4 : The symbol "-" (minus) means direction of current flow.
*5: $\mathrm{Vcc}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\left(| | \mathrm{I}_{3}|-|14||\right) /[(||3|+|44|) / 2] \times 100(\%)$
*6: $\mathrm{Vcc}=\mathrm{Vp}=3.0 \mathrm{~V}, \mathrm{Ta}=+25^{\circ} \mathrm{C}\left[\left(| | \mathrm{I}_{2}\left|-\left|\mathrm{I}_{1}\right|\right|\right) / 2\right] /\left[\left(\left|\left.\right|_{1}\right|+\left|\mathrm{I}_{2}\right|\right) / 2\right] \times 100(\%)$ (Applied to each lool and looh)
 to each Iool and IDoн)


## MB15F83UL

## FUNCTIONAL DESCRIPTION

## 1. Serial Data Input

Serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of IF/RF-PLL sections and programmable reference dividers of IF/RF-PLL sections are controlled individually.
Serial data of binary code is entered through Data pin.
On a rising edge of clock, one bit of serial data is transferred into the shift register. On a rising edge of load enable signal, the data stored in the shift register is transferred to one of latches depending upon the control bit data setting.

|  | The programmable <br> reference counter for <br> the IF-PLL | The programmable <br> counter and the <br> swallow counter for the <br> IF-PLL | The programmable <br> reference counter for <br> the RF-PLL | The prgrammable <br> counter and the <br> swallow counter for <br> the RF-PLL |
| :---: | :---: | :---: | :---: | :---: |
| CN1 | 0 | 1 | 0 | 1 |
| CN2 | 0 | 0 | 1 | 1 |
| CN3 | 0 | 0 | 0 | 0 |

Note : (CN3 = 1 is pohibited)

## (1) Serial data format



Note: Data input with MSB first.

## (2) Data Setting

## - RF synthesizer Data Setting (Fractional-N)

The divide ratio can be calculated using the following equation :

$$
\begin{aligned}
& \text { fvCORF }=\text { NTOTAL } \times \text { fosc } \div R \\
& \text { NTOTAL }=P \times N+A+F / Q \leftarrow(A<N-2, F<Q)
\end{aligned}
$$

fvcorf : Output frequency of external voltage controlled oscillator (VCO)
Ntotal : Total division ratio from prescaler input to the phase detector input
fosc : Output frequency of the reference frequency oscillator
R : Preset divide ratio of binary 7 bit reference counter (3 to 127)
P : Preset divide ratio of modulus prescaler (16 fixed)
N : Preset divide ratio of binary 10 bit programmable counter (18 to 1023)
A : Preset divide ratio of binary 4 bit swallow counter (0 to 15)
F : A numerator of fractional-N (0 to 15)
Q : A denominator of fractional-N, modulo 13

- Binary 7-bit Programmable Reference Counter Data Setting ( $\mathrm{R}_{\mathrm{F} 1}$ to $\mathrm{RFF}_{\mathrm{F}}$ )

| Divide ratio (R) | RF7 | RF6 | Rf5 | RF4 | RF3 | RF2 | RF1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - |
| 52 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - |
| 127 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note : Divide ratio less than 3 is prohibited.

- Fractional-N incremant of the fractional accumulator Data Setting (F1 to F4)

| Setting value(F) | F4 | F3 | F2 | F1 |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| - | - | - | - | - |
| 15 | 1 | 1 | 1 | 1 |

Note: F < Q

## MB15F83UL

- Binary 10-bit Programable Counter Data Setting ( $\mathrm{N}_{\mathrm{F} 1}$ to $\mathrm{N}_{\mathrm{F} 10}$ )

| Divide ratio (N) | $\mathrm{N}_{\text {F10 }}$ | NF9 | NF8 | NF7 | NF6 | Nf5 | $\mathrm{N}_{\text {F4 }}$ | NF3 | $\mathrm{N}_{\text {F2 }}$ | $\mathrm{N}_{\mathrm{F} 1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 18 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 19 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| - | - | - | - | - | - | - | - | - | - | - |
| 32 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - | - |
| 1023 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note : Divide ratio less than 18 is prohibited.

- Binary 4-bit Swallow Counter Data Setting (AF1 to $A_{F 4}$ )

| Divide ratio (A) | $\mathbf{A}_{\text {F4 }}$ | $\mathbf{A F 3}$ | $\mathbf{A F}_{\mathbf{F}}$ | $\mathbf{A F}_{\mathbf{F} 1}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| - | - | - | - | - |
| 15 | 1 | 1 | 1 | 1 |

Note : A < N - 2

- Spurious cancel Bit Setting

| Spurious cancel amount | SC1 | SC2 |
| :---: | :---: | :---: |
| Large | 0 | 0 |
| Midium | 0 | 1 |
| Small | 1 | 0 |

Note : The bits set how much the amount of spurious cancel.
If the Large is selected, a spurious is tended to become small.

- Phase Comparator Phase Switching Data Setting

|  | FC $_{\mathbf{F}}=$ High | FC $_{\boldsymbol{F}}=$ Low |
| :---: | :---: | :---: |
|  | Do | Do |
| $\mathrm{fr}>\mathrm{fp}$ | H | L |
| $\mathrm{fr}=\mathrm{fp}$ | $Z$ | Z |
| $\mathrm{fr}<\mathrm{fp}$ | L | H |
| VCO polarity | 1 | 2 |

Notes: •Z = High-Z

- Depending upon the VCO and LPF polarity, FC bit should be set.
- Charge pump current select Bit Setting

| $\mathbf{C S}_{\boldsymbol{F}}$ | Current value |
| :---: | :---: |
| 1 | $\pm 6.0 \mathrm{~mA}$ |
| 0 | $\pm 1.5 \mathrm{~mA}$ |

## - IF synthesizer Data Setting (Integer)

The divide ratio can be calculated using the following equation :

$$
\text { fvcoif }=[(P \times N)+A] \times \text { fosc } \div R \quad(A<N)
$$

fvcolf : Output frequency of external voltage controlled oscillator (VCO)
P : Preset divide ratio of modulus prescaler (8 or 16)
N : Preset divide ratio of binary 11 bit programmable counter (3 to 2047)
A : Preset divide ratio of binary 4 bit swallow counter ( 0 to 15)
fosc : Output frequency of the reference frequency oscillator
R : Preset divide ratio of binary 14 bit reference counter (3 to 16383)

- Binary 14-bit Programmable Reference Counter Data Setting (Rc1 to Rc14)

| Divide ratio <br> (R) | $\mathbf{R c}_{\mathbf{c} 14}$ | $\mathbf{R c}_{\mathbf{c} 13}$ | $\mathbf{R c}_{\mathbf{c} 12}$ | $\mathbf{R c}_{\mathbf{c} 11}$ | $\mathbf{R c}_{\mathbf{c} 10}$ | $\mathbf{R c}_{\mathrm{c} 9}$ | $\mathbf{R c}_{\mathbf{c}}$ | $\mathbf{R c}_{\mathbf{c} 7}$ | $\mathbf{R c}_{\mathbf{c}}$ | $\mathbf{R c}_{\mathbf{c}}$ | $\mathbf{R c}_{\mathbf{c} 4}$ | $\mathbf{R c}_{\mathbf{c} 3}$ | $\mathbf{R c}_{\mathbf{c} 2}$ | $\mathbf{R}_{\mathbf{c} 1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
| 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note : Divide ratio less than 3 is prohibited.

- Binary 11-bit Programmable Counter Data Setting ( $\mathrm{N}_{\mathrm{c} 1}$ to $\mathrm{N}_{\mathrm{c} 11}$ )

| Divide ratio (N) | $\mathbf{N}_{\mathrm{c} 11}$ | $\mathbf{N c}_{\mathrm{c} 10}$ | $\mathbf{N c}_{\mathrm{c}}$ | $\mathbf{N}_{\mathrm{c} 8}$ | $\mathbf{N}_{\mathrm{c} 7}$ | $\mathbf{N c}_{\mathrm{c}} 6$ | $\mathbf{N}_{\mathrm{c} 5}$ | $\mathbf{N}_{\mathrm{c} 4}$ | $\mathbf{N c}_{\mathrm{c} 3}$ | $\mathbf{N}_{\mathrm{c} 2}$ | $\mathbf{N}_{\mathrm{c} 1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - | - | - |
| 2047 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note : Divide ratio less than 3 is prohibited.

- Binary 4-bit Swallow Counter Data Setting (Ac1 to Ac4)

| Divide ratio (A) | $\mathbf{A c}_{\mathrm{c}}$ | $\mathbf{A c 3}$ | $\mathbf{A c} \mathbf{c}$ | $\mathbf{A c}_{\mathbf{c}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| - | - | - | - | - |
| 15 | 1 | 1 | 1 | 1 |

Note : A < N

- Prescaler Data Setting (SWc)

| SW $_{\mathbf{c}}$ | Prescaler divide ratio |
| :---: | :---: |
| 1 | $8 / 9$ |
| 0 | $16 / 17$ |

## MB15F83UL

## - Phase Comparator Phase Switching Data Setting

|  | FC $\mathrm{c}=\mathrm{High}$ | FC $\mathrm{c}_{\text {= Low }}$ |
| :---: | :---: | :---: |
|  | Do | Do |
| $f r>f p$ | H | L |
| $\mathrm{fr}=\mathrm{fp}$ | Z | Z |
| $\mathrm{fr}<\mathrm{fp}$ | L | H |

Notes : • Z = High-Z

- Depending upon the VCO and LPF polarity, FC bit should be set.
-Charge pump current select Data Setting (CSc)

| CSc | Do current |
| :---: | :---: |
| 1 | $\pm 6.0 \mathrm{~mA}$ |
| 0 | $\pm 1.5 \mathrm{~mA}$ |

- Common setting
- LD/fout Output Select Data Setting

| LD/fout |  | LDS | T1 | T2 |
| :---: | :---: | :---: | :---: | :---: |
| LD output |  | 0 | - | - |
| $*$ <br> fout <br> output | friF $^{2}$ | 1 | 0 | 0 |
|  | fraF $^{2}$ | 1 | 1 | 0 |
|  | fpiF $^{2}$ | 1 | 0 | 1 |
|  | fprF $^{2}$ | 1 | 1 | 1 |

## - FC bit Setting

When designing a synthesizer, the FC bit setting depends on the VCO and LPF characteristics.
When the LPF and VCO characteristics are similar to (1), set FC bit "H".
When the VCO characteristics are similar to (2), set FC bit "L".


## 2. Power Saving Mode (Intermittent Mode Control)

## - PS Pin Setting

| PS pin | Status |
| :---: | :--- |
| $H$ | Normal mode |
| L | Power saving mode |

The intermittent mode control circuit reduces the PLL power consumption.
By setting the PS pin low, the device enters the power saving mode, reducing the current consumption.
See "■ ELECTRICAL CHARACTERISTICS" for the specific value.
The phase detector output, Do, becomes high impedance.
For the single PLL, the lock detector, LD, remains high, indicating a locked condition.
For the dual PLL, the lock detector, LD, is shown in "■PHASE DETECTOR OUTPUT WAVEFORM the LD Output Logic table.
Setting the PS pin high releases the power saving mode, and the device works normally.
The intermittent mode control circuit also ensures a smooth start-up when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time.
To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation.

Notes: •When power ( $\mathrm{V}_{\mathrm{cc}}$ ) is first applied, the device must be in standby mode and $\mathrm{PS}=$ Low, for at least $1 \mu \mathrm{~s}$. -PS pin must be set " $L$ " for Power ON.


## MB15F83UL

## 3. Serial Data Input Timing



On the rising edge of the clock, one bit of data is transferred into shift register.

| Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 20 | - | - | ns |
| $\mathrm{t}_{2}$ | 20 | - | - | ns |
| $\mathrm{t}_{3}$ | 30 | - | - | ns |
| $\mathrm{t}_{4}$ | 30 | - | - | ns |


| Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{5}$ | 100 | - | - | ns |
| $\mathrm{t}_{6}$ | 20 | - | - | ns |
| $\mathrm{t}_{7}$ | 100 | - | - | ns |

Note : LE should be " L " when the data is transferred into the shift register.

## PHASE DETECTOR OUTPUT WAVEFORM


## MB15F83UL

## TEST CIRCUIT (for Measuring Input Sensitivity fin/OSCIn)



Note : TSSOP-20

## TYPICAL CHARACTERISTICS

1. fin input sensitivity


## MB15F83UL

## 2. OSCIn input sensitivity



## 3. RF-PLL Do output current

- 1.5 mA mode

- 6.0 mA mode

$$
\begin{aligned}
& I_{D O}-V_{D O}
\end{aligned}
$$

$$
\begin{aligned}
& \text { Charge pump output voltage Voo (V) }
\end{aligned}
$$

## MB15F83UL

## 4. IF-PLL Do output current

- 1.5 mA mode

- 6.0 mA mode



## MB15F83UL

## 5. fin input impedance

(

## MB15F83UL

## 6. OSCIn input impedance

OSCIn input impedance


## REFERENCE INFORMATION

(for Lock-up Time, Phase Noise and Reference Leakage)


- PLL Reference Leakage

- PLL Phase Noise



## MB15F83UL

- PLL Lock Up time
$1733 \mathrm{MHz} \rightarrow 1803 \mathrm{MHz}$ within $\pm 1 \mathrm{kHz}$ Lch $\rightarrow$ Hch $\quad 189 \mu \mathrm{~s}$

- PLL Lock Up time
$1803 \mathrm{MHz} \rightarrow 1733 \mathrm{MHz}$ within $\pm 1 \mathrm{kHz}$ Hch $\rightarrow$ Lch $\quad 167 \mu \mathrm{~s}$



## APPLICATION EXAMPLE



Notes: $\bullet$ Schmit trigger circuit is provided (insert a pull-up or pull-down resistor to prevent oscillation when open-circuited in the input).

- TSSOP-20


## MB15F83UL

## USAGE PRECAUTIONS

(1) Vccrf, Vprf, Vccif and Vpif must be equal voltage.

Even if either RF-PLL or IF-PLL is not used, power must be supplied to Vccrf, Vprf, Vccif and Vpif to keep them equal. It is recommended that the non-use PLL is controlled by power saving function.
(2) To protect against damage by electrostatic discharge, note the following handling precautions : -Store and transport devices in conductive containers.
-Use properly grounded workstations, tools, and equipment.
-Turn off power before inserting or removing this device into or from a socket.
-Protect leads with conductive sheet, when transporting a board mounted device.
ORDERING INFORMATION

| Part number | Package | Remarks |
| :--- | :---: | :---: |
| MB15F83ULPFT | 20-pin plastic TSSOP <br> (FPT-20P-M06) |  |
| MB15F83ULPVA | 20-pad plastic BCC <br> (LCC-20P-M05) |  |

## PACKAGE DIMENSIONS


© 1999 FUUITSU LIMITED F20026S-2C-2
Dimensions in mm (inches)
(Continued)

## MB15F83UL

(Continued)

## 20-pad plastic BCC <br> (LCC-20P-M05)


© 2001 FUUITSU LIMTED C20056S-C2-1

## FUJITSU LIMITED

## For further information please contact:

## Japan

FUJITSU LIMITED
Marketing Division
Electronic Devices
Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0721, Japan
Tel: +81-3-5322-3353
Fax: +81-3-5322-3386
http://edevice.fujitsu.com/
North and South America
FUJITSU MICROELECTRONICS, INC. 3545 North First Street, San Jose, CA 95134-1804, U.S.A.
Tel: +1-408-922-9000
Fax: +1-408-922-9179
Customer Response Center
Mon. - Fri.: 7 am-5 pm (PST)
Tel: +1-800-866-8608
Fax: +1-408-922-9179
http://www.fujitsumicro.com/

## Europe

FUJITSU MICROELECTRONICS EUROPE GmbH Am Siebenstein 6-10,
D-63303 Dreieich-Buchschlag, Germany
Tel: +49-6103-690-0
Fax: +49-6103-690-122
http://www.fujitsu-fme.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE. LTD. \#05-08, 151 Lorong Chuan,
New Tech Park,
Singapore 556741
Tel: +65-281-0770
Fax: +65-281-0220
http://www.fmal.fujitsu.com/

## Korea

FUJITSU MICROELECTRONICS KOREA LTD. 1702 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu,Seoul 135-280
Korea
Tel: +82-2-3484-7100
Fax: +82-2-3484-7111

All Rights Reserved.
The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

The products described in this document are designed, and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.

## F0107

© FUJITSU LIMITED Printed in Japan

