

# **PE4256**

# **Product Description**

The PE4256 is a high-isolation MOSFET Switch designed for CATV applications, covering a broad frequency range from DC up to 1.3 GHz. This single-supply SPDT switch integrates a two-pin CMOS control interface. It also provides low insertion loss with extremely low bias requirements while operating on a single 3-volt supply. In a typical CATV application, the PE4256 provides for a cost effective and manufacturable solution when compared to mechanical relays.

The PE4256 is manufactured in Peregrine's patented Ultra Thin Silicon (UTSi®) CMOS process, offering the performance of GaAs with the economy and integration of conventional CMOS.



#### 75Ω SPDT CATV MOSFET Switch

#### **Features**

- 75Ω characteristic impedance
- Integrated 75Ω 0.25 watt terminations
- CTB performance of 90dBc
- High isolation 65 dB at 1 GHz
- Low insertion loss: typically 0.5 dB at 5 MHz, 0.8 dB at 1 GHz
- High input IP3: >50 dBm
- CMOS two-pin control
- Single +3 volt supply operation
- Low current consumption: 8 μA

Table 1. Electrical Specifications @ +25 °C ( $Zs = ZL = 75 \Omega$ )

| Parameter                          | Condition                                                                         | Minimum | Typical                   | Maximum | Units            |
|------------------------------------|-----------------------------------------------------------------------------------|---------|---------------------------|---------|------------------|
| Operating Frequency <sup>1</sup>   |                                                                                   | DC      |                           | 3000    | MHz              |
| Insertion Loss                     | 5 MHz – 250 MHz<br>250 MHz – 750 MHz<br>750 MHz – 1000 MHz<br>1000 MHz – 2000 MHz |         | 0.5<br>0.7<br>0.8<br>1.1. |         | dB               |
| Isolation                          | 5 MHz – 250 MHz<br>250 MHz – 750 MHz<br>750 MHz – 1000 MHz<br>1000 MHz – 2000 MHz |         | 90<br>75<br>70<br>55      |         | dB<br>dB<br>dB   |
| Input IP2 <sup>2</sup>             | 5 MHz - 1000 MHz                                                                  |         | 80                        |         | dBm              |
| Input IP3 <sup>2</sup>             | 5 MHz - 1000 MHz                                                                  |         | 55                        |         | dBm              |
| Input 1dB Compression <sup>2</sup> | 1000 MHz                                                                          |         | 31                        |         | dBm              |
| CTB / CSO                          | 77 & 110 channels;<br>Power Out = 44 dBmV                                         |         | -90                       |         | dBc              |
| Switching Time                     | 50% CTRL to 10/90 RF                                                              |         | 2                         |         | μs               |
| Video Feedthrough <sup>3</sup>     | 5 MHz - 1000 MHz                                                                  |         |                           | 15      | mV <sub>pp</sub> |

Notes: 1. Device linearity will begin to degrade below 1 MHz.

- 2. Measured in a 50  $\Omega$  system.
- 3. Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth



Figure 2. Pin Configuration (Top View)



**Table 2. Pin Descriptions** 

| No.             | Name      | Description            |
|-----------------|-----------|------------------------|
| 1               | GND       | RF Ground              |
| 2               | GND       | RF Ground              |
| 3 <sup>1</sup>  | RF1       | RF I/O                 |
| 4               | GND       | RF Ground              |
| 5               | GND       | RF Ground              |
| 6               | GND       | RF Ground              |
| 7               | GND       | RF Ground              |
| 8 <sup>1</sup>  | RFC       | RF Common              |
| 9               | GND       | RF Ground              |
| 10              | GND       | RF Ground              |
| 11              | GND       | RF Ground              |
| 12              | GND       | RF Ground              |
| 13 <sup>1</sup> | RF2       | RF I/O                 |
| 14              | GND       | RF Ground              |
| 15              | GND       | RF Ground              |
| 16 <sup>2</sup> | C2        | Control 2              |
| 17 <sup>2</sup> | C1        | Control 1              |
| 18 <sup>3</sup> | VSS / GND | Negative Supply Option |
| 19              | GND       | Digital Ground         |
| 20              | VDD       | Supply                 |
| Pad             | GND       | RF Ground Pad          |

#### Notes:

- 1. RF pins 3, 8, and 13 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement
- 2. Pins 16 and 17 are the CMOS controls that set the four operating states.
- 3. Connect pin 18 to GND to enable the negative voltage generator. Connect pin 18 to  $V_{\rm SS}$  (-3V) to bypass and disable internal -3V supply generator. See paragraph "Switching Frequency."

**Table 3. Absolute Maximum Ratings** 

| Symbol           | Parameter/Condition               | Min  | Max                   | Unit |
|------------------|-----------------------------------|------|-----------------------|------|
| $V_{DD}$         | Power supply voltage              | -0.3 | 4.0                   | V    |
| Vı               | Voltage on CTRL input             | -0.3 | V <sub>DD</sub> + 0.3 | ٧    |
| $P_RF$           | RF power on RFC, RF1, RF2         |      | 24                    | dBm  |
| T <sub>ST</sub>  | Storage temperature               | -65  | 150                   | °C   |
| T <sub>OP</sub>  | Operating temperature             | -40  | 85                    | °C   |
| V <sub>ESD</sub> | ESD voltage<br>(Human Body Model) | 1000 |                       | ٧    |

Table 4. DC Electrical Specifications @ 25 °C

| Parameter                                                         | Min                 | Тур | Max                 | Unit |
|-------------------------------------------------------------------|---------------------|-----|---------------------|------|
| V <sub>DD</sub> Power Supply                                      | 2.7                 | 3.0 | 3.3                 | V    |
| $I_{DD}$ Power Supply Current<br>( $V_{DD} = 3V, V_{CNTL} = 3V$ ) |                     |     | 10                  | μΑ   |
| Control Voltage High                                              | 70% V <sub>DD</sub> |     |                     | V    |
| Control Voltage Low                                               | 0                   |     | 30% V <sub>DD</sub> | V    |

# **Electrostatic Discharge (ESD) Precautions**

When handling this UTSi device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified.

### Latch-Up Avoidance

Unlike conventional CMOS devices, UTSi CMOS devices are immune to latch-up.

#### **Switching Frequency**

The PE4256 has a maximum 25KHz switching rate when the internal negative voltage generator is used (pin 18=GND). The rate at which the PE4256 can be switched is only limited to the switching time if an external -3V supply is provided at (pin18=V<sub>SS</sub>).



# Table 5. Truth Table

| C1   | C2   | RFC – RF1        | RFC – RF2        |
|------|------|------------------|------------------|
| Low  | Low  | OFF              | OFF              |
| Low  | High | OFF              | ON               |
| High | Low  | ON               | OFF              |
| High | High | N/A <sup>1</sup> | N/A <sup>1</sup> |

#### Notes:

<sup>1.</sup> The operation of the PE4256 is not supported or characterized in the C1=VDD and C2=VDD state.



# Typical Performance Data @ 25°C (Unless Otherwise Noted) (75-ohm impedance except as indicated)

Figure 3. Insertion Loss



Figure 4. Input to Output Isolation



Figure 5. Isolation – RF1 To RF2





# Typical Performance Data @ 25°C (Unless Otherwise Noted) (75-ohm impedance except as indicated)

Figure 6. Return Loss



Figure 7. Return Loss (All Ports OPEN & Internally Terminated)





#### **Evaluation Kit**

The SPDT Switch Evaluation Kit board was designed to ease customer evaluation of the PE4256 SPDT switch. The RF common port is connected through a  $75\Omega$  transmission line to J2. Port 1 and Port 2 are connected through  $75\Omega$ transmission lines to J1 and J3. A through transmission line connects F connectors J4 and J5. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

The board is constructed of a four metal layer FR4 material with a total thickness of 0.062". The transmission lines were designed using a coplanar waveguide with ground plane (28 mil core, 21mil width, 30mil gap).

J6 provides a means for controlling DC and digital inputs to the device.

The provided jumpers short the package pin to ground for logic low. When the jumper is removed, the pin is pulled up to Vdd for logic high.

When the jumper is in place, 3µA of current will flow through the  $1M\Omega$  pull up resistor. This extra current should not be attributed to the requirements of the device.

Figure 12. Evaluation Board Layouts



Figure 13. Evaluation Board Schematic





Figure 13. Package Drawing



**Table 6. Ordering Information** 

| Order<br>Code | Part Marking | Package            | Shipping<br>Method |
|---------------|--------------|--------------------|--------------------|
| 4256-01       | 4256         | 20-lead 4X4mm MLPM | 91 Unit Tube       |
| 4256-02       | 4256         | 20-lead 4X4mm MLPM | 3000 units / T&R   |
| 4256-00       | PE4256EK     | Evaluation Kit     | BOX                |



### Sales Offices

#### **United States**

Peregrine Semiconductor Corp.

6175 Nancy Ridge Drive San Diego, CA 92121 Tel 1-858-455-0660 Fax 1-858-455-0770

# **Europe**

#### **Peregrine Semiconductor Europe**

Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches Tel 33-1-47-41-91-73 Fax 33-1-47-41-91-73

#### Japan

#### Peregrine Semiconductor K.K.

5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan Tel: 011-81-3-3502-5211

Fax: 011-81-3-3502-5213

#### Australia

#### **Peregrine Semiconductor Australia**

8 Herb Elliot Ave. Homebush, NSW 2140 Australia

Tel: 011-61-2-9763-4111 Fax: 011-61-2-9746-1501

For a list of representatives in your area, please refer to our Web site at: http://www.peregrine-semi.com

# **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### Preliminary Specification

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a PCN (Product Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

Peregrine products are protected under one or more of the following U.S. patents: 6,090,648; 6,057,555; 5,973,382; 5,973,363; 5,930,638; 5,920,233; 5,895,957; 5,883,396; 5,864,162; 5,863,823; 5,861,336; 5,663,570; 5,610,790; 5,600,169; 5,596,205; 5,572,040; 5,492,857; 5,416,043. Other patents are pending.

Peregrine, the Peregrine logotype, Peregrine Semiconductor Corp., and UTSi are registered trademarks of Peregrine Semiconductor Corporation. Copyright © 2003 Peregrine Semiconductor Corp. All rights reserved.