# Semicustom cmos

# Standard cell array

## **CS81 Series**

#### ■ DESCRIPTION

The CS81 series of  $0.18 \,\mu m$  CMOS standard cell arrays is a line of highly integrated CMOS ASICs featuring high speed and low power consumption at the same time.

This series incorporates up to 40 million gates which have a gate delay time of 11 ps, resulting in both integration and speed about three times higher than conventional products.

In addition, this series can operate at a power-supply voltage of up to 1.1 V, substantially reducing power consumption.

### **■ FEATURES**

- Technology : 0.18 μm silicon-gate CMOS, 3- to 5-layer wiring capable of integrating a mixture of highspeed processes and cells on a single chip (under development)
- Supply voltage :  $+1.8 \text{ V} \pm 0.15 \text{ V}$  (typical) to  $+1.1 \text{ V} \pm 0.1 \text{ V}$
- Junction temperature range : -40 to +125 °C (standard specification)
- Gate delay time :  $t_{pd} = 11 \text{ ps} (1.8 \text{ V, inverter, F/O} = 1)$
- Gate power consumption : 5 nW/MHz/BC (1.1 V, 2-NAND, F/O = 1)
- High-load drive capability: lo<sub>L</sub> = 2/4/8/12 mA mixable
- · Output buffer cells with noise reduction circuits
- Inputs with on-chip input pull-up/pull-down resistors (33 kΩ typical) and bidirectional buffer cells
- Buffer cell dedicated to crystal oscillator
- Special interfaces (P-CML, LVDS, PCI, AGP, USB, SDRAM-I/F, SSTL, etc. under development)
- IP macros (CPU, DSP, PCI, IEEE1394, USB, IrDA, PLL, ADC, DAC, etc. under development)
- Capable of incorporating compiled cells (RAM/ROM/multiplier, etc.)
- · Configurable internal bus circuits
- · Advanced hardware/software co-design environment
- Short-term development using a timing driven layout tool
- Support for static timing sign-off
  - Dramatically reducing the time for generating test vectors for timing verification and the simulation time
- Hierarchical design environment for supporting large-scale circuits
- Simulation (before layout) considering the input slew rate and detailed RC delay calculation (after layout), supporting development with minimized timing trouble after trial manufacture
- Support for memory (RAM/ROM) SCAN
- Support for memory (RAM) BIST
- Support for boundary SCAN

### (Continued)

- Support for path delay test
- A variety of package options (TQFP, HQFP, EBGA, FBGA, TAB-BGA, FCBGA)

### **■ MACRO LIBRARY (Including macros being prepared)**

### 1. Logic cells (about 400 types)

Adder

Decoder

• AND-OR Inverter

• Non-SCAN Flip Flop

Clock Buffer

• Inverter

Latch

• Buffer

NAND

OR-AND Inverter

• AND

• OR

• NOR

Selector

SCAN Flip Flop

• BUS Driver

• ENOR

• EOR

• AND-OR

Others

### 2. IP macros

| CPU/DSP                      | FR, SPARClite, standard CPU (under preparation) Communications DSP, DSP for AV |
|------------------------------|--------------------------------------------------------------------------------|
| Interface macro              | PCI, IEEE1394, USB, IrDA, etc.                                                 |
| Multimedia processing macros | JPEG, MPEG, etc.                                                               |
| Mixed signal macros          | ADC, DAC, OPAMP, etc.                                                          |
| Compiled macros              | RAM, ROM, multiplier, adder, multiplier-accumulator, etc.                      |
| PLL                          | Analog PLL, digital PLL                                                        |

### 3. Special I/O interface macros

- T-LVTTL
- SSTL • PCI
- HSTLAGP
- P-CMLUSB

- LVDS
- IEEE1394

### **■ COMPILED CELLS**

Compiled cells are macro cells which are automatically generated with the bit/word configuration specified. The CS81 series has the following types of compiled cells. (Note that each macro is different in word/bit range depending on the column type.)

### 1. Clock synchronous single-port RAM (1 address, 1 RW)

| Column type | Memory capacity | Word range | Bit range | Unit |
|-------------|-----------------|------------|-----------|------|
| 4           | 16 to 72 K      | 16 to 1 K  | 1 to 72   | Bit  |
| 16          | 64 to 72 K      | 64 to 4 K  | 1 to 18   | Bit  |

### 2. Clock synchronous dual-port RAM (2 addresses, 1 RW/ 1 R)

| Column type | Memory capacity | Word range | Bit range | Unit |
|-------------|-----------------|------------|-----------|------|
| 4           | 16 to 72 K      | 16 to 1 K  | 1 to 72   | Bit  |
| 16          | 64 to 72 K      | 64 to 4 K  | 1 to 18   | Bit  |

### 3. Clock synchronous ROM

| Column type | Memory capacity | Word range | Bit range | Unit |
|-------------|-----------------|------------|-----------|------|
| 8           | 128 to 512 K    | 32 to 4 K  | 4 to 128  | Bit  |
| 16          | 128 to 512 K    | 64 to 8 K  | 2 to 64   | Bit  |

### **■ HIGH-CAPACITY MEMORY**

### • Clock synchronous single port RAM (1 address, 1 RW)

| Column type       | Memory capacity | Word range | Bit range | Unit |  |  |  |
|-------------------|-----------------|------------|-----------|------|--|--|--|
| Under development |                 |            |           |      |  |  |  |

### ■ ABSOLUTE MAXIMUM RATINGS

(Vss = 0 V)

| Parameter                   | Symbol          | Application                      | Rat        | ing                                         | Unit |  |
|-----------------------------|-----------------|----------------------------------|------------|---------------------------------------------|------|--|
| rarameter Symu              |                 | Application                      | Min.       | Min. Max.                                   |      |  |
| Dower gupply voltage        | V <sub>DD</sub> | VDD, VDDI (Internal)             | Vss - 0.5  | +2.5                                        | V    |  |
| Power supply voltage        | V DD            | VDDE (External)                  | Vss - 0.5  | +4.0                                        | V    |  |
| Input voltage*1             | Vı              | 1.8 V input pin                  | Vss - 0.5  | $V_{DDI} + 0.5$<br>( $\leq 2.5 \text{ V}$ ) | V    |  |
| Imput voltage               | VI              | 3.3 V input pin                  | Vss - 0.5  | $V_{DDE} + 0.5$ ( $\leq 4.0 \text{ V}$ )    | V    |  |
| Output voltage              | Vo              | 1.8 V output pin                 | Vss - 0.5  | $V_{DDI} + 0.5$<br>( $\leq 2.5 \text{ V}$ ) | V    |  |
| Output Voltage              | Vo              | 3.3 V output pin                 | Vss - 0.5  | $V_{DDE} + 0.5$ ( $\leq 4.0 \text{ V}$ )    | V    |  |
| Storage temperature         | Тѕт             | Plastic package                  | <b>–55</b> | +125                                        | °C   |  |
| Power-supply pin current *2 | ΙD              | Per Vdd/Vddi/Vdde pin            | _          | TBD                                         | mA   |  |
| Power-supply pill current   | ID              | Per Vss pin                      |            | TBD                                         | mA   |  |
|                             |                 | L type output buffer IoL = 2 mA  |            | ±13                                         | mA   |  |
| Output current*3            | 1.              | M type output buffer IoL = 4 mA  |            | ±13                                         | mA   |  |
|                             | lo              | H type output buffer IoL = 8 mA  |            | ±13                                         | mA   |  |
|                             |                 | V type output buffer IoL = 12 mA | _          | ±26                                         | mA   |  |

<sup>\*1 :</sup> Do not apply any voltage of 1.1 V or more between the LVDS (resistor built-in type) differential inputs.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

<sup>\*2 :</sup> Maximum supply current which can be supplied constantly.

<sup>\*3:</sup> Maximum output current which can be supplied constantly. Exceeding the rating is allowed only within 1 second for only one LSI pin. The maximum rating of the P-CML output buffer is 20 mA.

### ■ RECOMMENDED OPERATING TEMPERATURE

• Single power supply ( $V_{DD} = +1.8 \text{ V} \pm 0.15 \text{ V}$ )

(Vss = 0 V)

| Parameter                                   | Symbol          |                      | Unit |                       |       |
|---------------------------------------------|-----------------|----------------------|------|-----------------------|-------|
| Faranietei                                  | Syllibol        | Min.                 | Тур. | Max.                  | Offic |
| Power supply voltage (1.8 V supply voltage) | V <sub>DD</sub> | 1.65                 | 1.8  | 1.95                  | V     |
| "H" level input voltage (1.8 V CMOS level)  | ViH             | $V_{DD} \times 0.65$ | _    | V <sub>DD</sub> + 0.3 | V     |
| "L" level input voltage (1.8 V CMOS level)  | Vıl             | -0.3                 | _    | $V_{DD} \times 0.35$  | V     |
| Operating junction temperature              | Tj              | -40                  | _    | +125                  | °C    |

• Dual power supply (VDDI =  $+1.8~V\pm0.15~V$ , VDDE =  $+3.3~V\pm0.3~V$ )

(Vss = 0 V)

| Parameter                      |                      | Symbol           |                      | Value | Unit                   |      |
|--------------------------------|----------------------|------------------|----------------------|-------|------------------------|------|
| Falai                          | neter                | Symbol           | Min.                 | Тур.  | Max.                   | Onit |
| Power cupply veltage           | 1.8 V supply voltage | V <sub>DDI</sub> | 1.65                 | 1.8   | 1.95                   | V    |
| Power supply voltage           | 3.3 V supply voltage | V <sub>DDE</sub> | 3.0                  | 3.3   | 3.6                    | V    |
| "Ll" lovel input veltage       | 1.8 V CMOS level     | VIH              | $V_{DD} \times 0.65$ | _     | V <sub>DDI</sub> + 0.3 | V    |
| "H" level input voltage        | 3.3 V CMOS level     | VIH              | 2.0                  | _     | V <sub>DDE</sub> + 0.3 | V    |
| "I " lovel input veltage       | 1.8 V CMOS level     | \/               | -0.3                 | _     | $V_{DD} \times 0.35$   | V    |
| "L" level input voltage        | 3.3 V CMOS level     | VIL              | -0.3                 | _     | 0.8                    | V    |
| Operating junction temperature |                      | Tj               | -40                  |       | +125                   | °C   |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

### **■ ELECTRICAL CHARACTERISTICS**

#### 1. DC characteristics

• Single power supply :  $V_{\text{DD}} = 1.8 \text{ V}$ 

 $(V_{DDI} = 1.8 \text{ V} \pm 0.15 \text{ V}, \text{Vss} = 0 \text{ V}, \text{T}_{j} = -40 \text{ °C to } +125 \text{ °C})$ 

| Parameter                            | Symbol           | Conditions                                                              |            |                        | Value    |                  | Unit |
|--------------------------------------|------------------|-------------------------------------------------------------------------|------------|------------------------|----------|------------------|------|
| Parameter                            | Symbol           | Condition                                                               | Conditions |                        | Тур.     | Max.             | Unit |
| Power supply voltage                 | IDDS             | Static state*1, *2                                                      |            | _                      | _        | TBD              | mA   |
| "H" level output voltage             | Vон              | $I$ он = $-100~\mu A$                                                   |            | V <sub>DD</sub> - 0.2  | _        | V <sub>DD</sub>  | V    |
| "L" level output voltage             | Vol              | $I_{OL} = -100 \mu A$                                                   |            | V <sub>DDE</sub> - 0.2 | _        | V <sub>DDE</sub> | V    |
|                                      |                  |                                                                         | L type     |                        |          | -1.0             |      |
| "H" level output current             | Іон              | Output pin                                                              | M type     | 1                      |          | -2.0             | mΛ   |
| Trilever output current              | ЮН               | $V_{OH} = V_{DD} - 0.2 V$                                               | H type     | Ī —                    | <u> </u> | -4.0             | mA   |
|                                      |                  |                                                                         | V type     | 1                      |          | -6.0             |      |
|                                      | ı                | Output pin                                                              | L type     | 1.0                    |          | _                |      |
| "I " lovel output ourrent            |                  |                                                                         | M type     | 2.0                    | _        |                  | mA   |
| "L" level output current             | lol              | Vol = 0.2 V                                                             | H type     | 4.0                    |          |                  | IIIA |
|                                      |                  |                                                                         | V type     | 6.0                    |          |                  |      |
|                                      |                  | L type                                                                  |            |                        |          |                  |      |
|                                      |                  | M type                                                                  | M type     |                        |          |                  |      |
| Output short-circuit current*3       | los <sub>1</sub> | H type                                                                  |            | T -                    | _        | TBD              | mA   |
| Current                              |                  | V type                                                                  |            | 1                      |          |                  |      |
|                                      |                  | U type                                                                  |            | 1                      |          |                  |      |
| Input look ourront*4                 | lы               | Input pin                                                               |            | _                      | _        | 5                | ^    |
| Input leak current*4                 | lız              | Tristate pin (for input)                                                |            | _                      | _        | 5                | μΑ   |
| Input pull-up/pull-down resistance*5 | R₽               | Pull-up V <sub>I</sub> = 0<br>Pull-down V <sub>I</sub> = V <sub>E</sub> | DD D       | TBD                    | 18       | TBD              | kΩ   |

<sup>\*1 :</sup> When the memory macro is in standby mode and analog macro is in power-down mode. At both case, conditions are  $V_{IH} = V_{DD}$ ,  $V_{IL} = V_{SS}$ , and  $T_j = +25$  °C.

<sup>\*2 :</sup> The above value may not be guaranteed when the input/output buffer with pull-up/pull-down resistor or crystal oscillator buffer is used.

<sup>\*3 :</sup> The maximum current which flows when the output pin is shorted to V<sub>DD</sub> or V<sub>SS</sub>. Keep the output short-circuit current below the maximum rating.

<sup>\*4 :</sup> The input leakage current may exceed the above value when the input buffer with pull-up/pull-down resistor is used.

<sup>\*5 :</sup> Input pull-up/pull-down is optional in input and bidirectional buffers.

• Dual power supply :  $V_{DDI} =$  1.8 V and  $V_{DDE} =$  3.3 V ( $V_{DDI} =$  1.8 V  $\pm$  0.15 V,  $V_{DDE} =$  3.3 V  $\pm$  0.3 V,  $V_{SS} =$  0 V,  $T_j =$  -40 °C to +125 °C)

| B                                    | 0                | 0 1111 -                                                                                      |                  |                        | Value |       | 11   |
|--------------------------------------|------------------|-----------------------------------------------------------------------------------------------|------------------|------------------------|-------|-------|------|
| Parameter                            | Symbol           | Conditio                                                                                      | ons              | Min.                   | Тур.  | Max.  | Unit |
| Power supply voltage                 | IDDS             | Static state*1, *2                                                                            |                  | _                      |       | TBD   | mA   |
| "L" lovel output voltage             | Van              | 3.3 V Output pin Iон = $-100 \mu A$                                                           |                  | VDDE - 0.2             | _     | VDDE  | V    |
| "H" level output voltage             | Vон              | 1.8 V Output pin<br>Іон = –100 μA                                                             |                  | V <sub>DDI</sub> – 0.2 | _     | VDDI  | V    |
| "L" level output voltage             | Vol              | $I_{OL} = -100 \mu A$                                                                         |                  | V <sub>DDE</sub> - 0.2 | _     | VDDE  | V    |
|                                      |                  |                                                                                               | L type           |                        |       | -2.0  |      |
|                                      |                  | 3.3 V Output pin                                                                              | M type           |                        |       | -4.0  | mA   |
|                                      |                  | $V_{OH} = V_{DDE} - 0.4 V$                                                                    | H type           |                        | _     | -8.0  | IIIA |
| "H" lovel output ourrent             | la               |                                                                                               | V type           |                        |       | -12.0 |      |
| "H" level output current             | Іон              |                                                                                               | L type           |                        |       | -1.0  |      |
|                                      |                  | 1.8 V Output pin                                                                              | M type           |                        |       | -2.0  | mA   |
|                                      |                  | V <sub>OH</sub> = V <sub>DDI</sub> - 0.2 V                                                    | H type           |                        | _     | -3.0  |      |
|                                      |                  |                                                                                               | V type           |                        |       | -6.0  |      |
|                                      |                  | 3.3 V Output pin VoL = 0.4 V                                                                  | L type           | 2.0                    | _     |       |      |
|                                      |                  |                                                                                               | M type           | 4.0                    |       |       | ^    |
|                                      |                  |                                                                                               | H type           | 8.0                    |       | _     | mA   |
| "I" level entent engage              | ١.               |                                                                                               | V type           | 12.0                   |       |       |      |
| "L" level output current             | lol              |                                                                                               | L type           | 1.0                    | _     | _     |      |
|                                      |                  | 1.8 V Output pin                                                                              | M type           | 2.0                    |       |       | A    |
|                                      |                  | Vol = 0.2 V                                                                                   | H type           | 4.0                    |       |       | mA   |
|                                      |                  |                                                                                               | V type           | 6.0                    |       |       |      |
|                                      |                  |                                                                                               | L type           |                        |       |       |      |
| Output short-circuit                 |                  | Output pin                                                                                    | M type           |                        |       | TDD   | ^    |
| current*3                            | los <sub>1</sub> | $V_0 = 0 \text{ V or } V_{DD}$                                                                | H type           |                        |       | TBD   | mA   |
|                                      |                  |                                                                                               | V type           |                        |       |       |      |
| 1 (1)                                | Iμ               | Input pin                                                                                     | l                | _                      | _     | 5     | ^    |
| Input leak current*4                 | lız              | Tristate pin (for input)                                                                      |                  | _                      |       | 5     | μΑ   |
| Input pull-up/pull-down resistance'5 | R₽               | 1.8 V I/O buffer<br>Pull-up V <sub>I</sub> = 0<br>Pull-down V <sub>I</sub> = V <sub>DI</sub>  | 1.8 V I/O buffer |                        | 18    | TBD   | kΩ   |
|                                      | 176              | 3.3 V I/O buffer<br>Pull-up V <sub>I</sub> = 0<br>Pull-down V <sub>I</sub> = V <sub>DDE</sub> |                  | 10                     | 33    | 60    | 1/22 |

- \*1 : When the memory macro is in standby mode and analog macro is in power-down mode. At both case, conditions are  $V_{IH} = V_{DD}$ ,  $V_{IL} = V_{SS}$ , and  $T_j = +25$  °C.
- \*2 : The above value may not be guaranteed when the input/output buffer with pull-up/pull-down resistor or crystal oscillator buffer is used.
- \*3 : The maximum current which flows when the output pin is shorted to VDD or Vss. Keep the output short-circuit current below the maximum rating.
- \*4 : The input leakage current may exceed the above value when the input buffer with pull-up/pull-down resistor is used.
- \*5 : Input pull-up/pull-down is optional in input and bidirectional buffers.

### 2. AC characteristics

$$(V_{DD} = 1.8 \text{ V} \pm 0.15 \text{ V}, \text{Vss} = 0 \text{ V}, \text{T}_{i} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C})$$

| Parameter  | Symbol                    | Value         |                           |      | Symbol |  |  |
|------------|---------------------------|---------------|---------------------------|------|--------|--|--|
| Farameter  | Syllibol                  | Min. Max.     |                           | Unit |        |  |  |
| Delay time | <b>t</b> pd <sup>*1</sup> | typ⁺²×m (TBD) | $typ^{*2} \times n$ (TBD) | ns   |        |  |  |

<sup>\*1 :</sup> Delay time = propagation delay time, Enable time, Disable time

### **■ INPUT/OUTPUT CAPACITANCE**

$$(f = 1 \text{ MHz}, V_{DD} = V_{I} = 0 \text{ V}, Ta = +25 ^{\circ}C)$$

| Parameter                | Symbol            | Value  | Unit |
|--------------------------|-------------------|--------|------|
| Input pin                | Cin               | Max.16 | pF   |
| Output pin               | Соит              | Max.16 | pF   |
| Input/output capacitance | C <sub>I</sub> /o | Max.16 | pF   |

<sup>\*2: &</sup>quot;typ" is calculated from the cell specification.

### **■ DESIGN METHOD**

SCCAD2 is the standard cell integrated design environment providing three major functions, enabling high-quality, large-scale system LSIs to be developed in a shorter period of time. They include: the timing driven layout function for automatic placement/routing based on timing constraints to prevent timing problems after layout, the function for shortening the development cycle time by dividing a large-scale circuit and performing simultaneous logical/physical design of multiple circuits, and the function for automatically generating power/signal wiring patterns while evaluating the supply voltage drop, signal noise, delay penalty, and crosstalk (Contact your nearest Fujitsu office for more information and availability.).

### **■ SUPPORT TOOLS**

Simulation

Synopsys, Inc.: VSS, VCS

Cadence Design Systems, Inc.: Verilog-XL, NC-Verilog, Leapfrog

Model Technology, Inc. : V-System FUJITSU LIMITED : LCADFE

· Logic synthesis

Synopsys, Inc.: DesignCompiler

· Floor plan

Cadence Design Systems, Inc.: LDP, PDP

· Clock tree

Cadence Design Systems, Inc.: CT-Gen

· Timing analysis

Synopsys, Inc. : PrimeTime FUJITSU LIMITED : GISTA

· Power calculation

Sente, Inc.: Watt Watcher

Synopsys, Inc.: DesignPower, PowerCompiler FUJITSU LIMITED: PScope, SilicoScope IRD

Layout

Cadence Design Systems, Inc.: SiliconEnsemble DSM

· Test tools

FUJITSU LIMITED: ATREX, FANTCAD, RAPARA, TERBAN, FANSCAD

· Format verification

Chrysalis Symbolic Design, Inc.: Design VERIFYer

· Verification tool

Cadence Design Systems, Inc.: Dracula

Design environment tool

FUJITSU LIMITED: METRO/SCCAD2/IPSymphony

 HW/SW co-simulation Synopsys, Inc. : EAGLE-i

Yokogawa Electric Corporation: VIRTUAL-ICE

GAIO Technology Co. LTD.: Asim-G

### **■ PACKAGES**

The table below lists the package types available and the reference number of gates used. Consult Fujitsu for the combination of each package and the time of availability.

• Number of gates used and package types



Note: This list contains packages under planning.

### **FUJITSU LIMITED**

For further information please contact:

#### Japan

FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi

Kanagawa 211-8588, Japan Tel: 81(44) 754-3763 Fax: 81(44) 754-3329

http://www.fujitsu.co.jp/

#### **North and South America**

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA

Tel: (408) 922-9000 Fax: (408) 922-9179

Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST)

Tel: (800) 866-8608 Fax: (408) 922-9179

http://www.fujitsumicro.com/

#### **Europe**

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany

Tel: (06103) 690-0 Fax: (06103) 690-122

http://www.fujitsu-ede.com/

### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan

New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220

http://www.fmap.com.sg/

#### F9906

© FUJITSU LIMITED Printed in Japan

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.